Skip to main navigation Skip to search Skip to main content

An Extended Range Divider Technique for Multi-Band PLL

Research output: Contribution to journalArticlepeer-review

2 Scopus citations

Abstract

This paper presents a multiplexer-based extended range multi-modulus divider (ER-MMD) technique for multi-band phase locked loop (PLL). The architecture maintains a modular structure by using conventional (Formula presented.) divider cells and a multiplexer without adding any extra logic circuitry. The area and power overhead is minimal. The (Formula presented.) divider cells are designed using true single phase clock (TSPC) logic for ER-MMD to operate in the sub-10 GHz range. A division range of 2 to 511 is achieved using this logic. The ER-MMD operates at a maximum frequency of 6 GHz with a worst-case current of 625 (Formula presented.) A when powered with a 1 V supply. A dual voltage controlled oscillator (VCO), (Formula presented.) /S band PLL for Indian Regional Navigation Satellite System (IRNSS) application is designed, which incorporates an ER-MMD based on the proposed approach as a proof of concept. This technique achieves the best power efficiency of 12 GHz/mW, among the state-of-the-art ER-MMD designs.

Original languageEnglish
Article number43
JournalJournal of Low Power Electronics and Applications
Volume13
Issue number3
DOIs
StatePublished - Sep 2023

Keywords

  • extended range multi modulus divider
  • multi-band phase locked loop
  • multiplexer based divider
  • true single phase clock

Fingerprint

Dive into the research topics of 'An Extended Range Divider Technique for Multi-Band PLL'. Together they form a unique fingerprint.

Cite this