Skip to main navigation Skip to search Skip to main content

On programmable memory built-in self test architectures

Research output: Contribution to journalConference articlepeer-review

64 Scopus citations

Abstract

The design and architectures of a microcode-based memory BIST and programmable FSM-based memory BIST unit are presented. The proposed microcode-based memory BIST unit is more efficient and flexible than existing architectures. Test logic overhead of the proposed programmable versus nonprogrammable memory BIST architectures is evaluated. The proposed programmable memory BIST architectures could be used to test memories in different stages of their fabrication and therefore result in lower overall memory test logic overhead. We show that the proposed microcode-based memory BIST architecture has better extendibility and flexibility while having less test logic overhead than the programmable PSM-based memory BIST architecture.

Original languageEnglish
Article number761207
Pages (from-to)708-713
Number of pages6
JournalProceedings -Design, Automation and Test in Europe, DATE
DOIs
StatePublished - 1999
EventDesign, Automation and Test in Europe Conference and Exhibition 1999, DATE 1999 - Munich, Germany
Duration: Mar 9 1999Mar 12 1999

Fingerprint

Dive into the research topics of 'On programmable memory built-in self test architectures'. Together they form a unique fingerprint.

Cite this